Espressif Systems /ESP32 /TIMG0 /WDTCONFIG2

Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text Text

Interpret as WDTCONFIG2

31 2827 2423 2019 1615 1211 87 43 0 0 0 0 0 0 0 0 00 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0 0WDT_STG0_HOLD

Fields

WDT_STG0_HOLD

Stage 0 timeout value in SWDT clock cycles

Links

() ()